- Fully Buffered to Offer Maximum Isolation from External Disturbance
- Package Options Include Ceramic Carriers and Flat Packages in Addition to Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

### description

These devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset and clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

The SN54LS114A and SN54S114 are characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN74LS114A and SN74S114A are characterized for operation from 0 °C to 70 °C.

|     | IN  | PUTS |   |   | Ουτι           | PUTS             |
|-----|-----|------|---|---|----------------|------------------|
| PRE | CLR | CLK  | J | к | ٥              | ā                |
| L   | н   | Х    | X | Х | н              | L                |
| н   | L   | ×    | х | X | 1              | н                |
| L   | L   | х    | х | х | H <sup>†</sup> | , H <sup>†</sup> |
| н   | н   | Ļ    | L | L | a <sub>0</sub> | āo               |
| н   | н   | Ļ    | н | L | н              | L                |
| н   | н   | Ļ    | L | н | L              | н                |
| н   | н   | Ļ    | н | н | TOGGLE         |                  |
| н   | н   | н    | х | х | QO             | āo               |

FUNCTION TABLE

<sup>†</sup> The output levels in this configuration are not guaranteed to meet the minimum levels for V<sub>OH</sub> if the lows at preset and clear are near V<sub>IL</sub> minimum. Furthermore, this configuration is nonstable; that is, it will not persist when either preset or clear returns to its inactive (high) level. SN54LS114A, SN54S114 . . . J OR W PACKAGE SN74LS114A, SN74S114A . . . D OR N PACKAGE (TOP VIEW)

|        | U14 | Vcc         |
|--------|-----|-------------|
| 1K 🛛 2 | 13  |             |
| 1J 🛛 3 | 12  | <b>□</b> 2κ |
| 1PRE 4 | 11  | 2J 🛛        |
| 10 []5 | 10  | 2PRE        |
| 10 [6  | 9   | 20          |
| r GND  | 8   | <b>□</b> 2ā |

#### SN54LS114A, SN54S114... FK PACKAGE (TOP VIEW)



NC-No internal connection

### logic symbol<sup>‡</sup>



<sup>‡</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



This datasheet has been downloaded from http://www.digchip.com at this page

## SN54LS114A, SN54S114, SN74LS114A, SN74S114A **DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS** WITH PRESET, COMMON CLEAR, AND COMMON CLOCK SDLS010 - MARCH 1973 - REVISED MARCH 1988

### logic diagram (positive logic)









### SN54LS114A, SN54S114, SN74LS114A, SN74S114A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET, COMMON CLEAR, AND COMMON CLOCK SDLS010 – MARCH 1973 – REVISED MARCH 1988

schematics of inputs and outputs



'LS114A

SN54S114, SN74S114A



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) <sup>2</sup> |  |
|-----------------------------------------------------------|--|
| Input voltage: 'LS114A                                    |  |
| SN54S114, SN74S114A 5.5 V                                 |  |
| Operating free-air temperature range: SN54'               |  |
| SN74'                                                     |  |
| Storage temperature range                                 |  |





## SN54LS114A, SN54S114, SN74LS114A, SN74S114A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET, COMMON CLEAR, AND COMMON CLOCK

SDLS010 – MARCH 1973 – REVISED MARCH 1988

### recommended operating conditions

|                 | ······································ |                     | SN   | 154LS11 | 4A   | SN74LS114A |     |      |      |
|-----------------|----------------------------------------|---------------------|------|---------|------|------------|-----|------|------|
|                 |                                        |                     | MIN  | NOM     | MAX  | MIN        | NOM | MAX  | UNIT |
| Vcc             | Supply voltage                         |                     | 4.5  | 5       | 5.5  | 4.75       | 5   | 5.25 | V    |
| VIH             | High-level input voltage               |                     | 2    |         |      | 2          |     |      | V    |
| VIL             | Low-level input voltage                |                     |      |         | 0.7  |            |     | 0.8  | V    |
| ЮН              | High-level output current              |                     |      |         | -0.4 |            |     | -0.4 | mA   |
| IOL             | Low-level output current               |                     |      |         | 4    |            |     | 8    | mA   |
| fclock          | Clock frequency                        |                     | 0    |         | 30   | 0          |     | 30   | MHz  |
|                 |                                        | CLK                 | 20   |         |      | 20         |     |      | ns   |
| tw              | Pulse duration                         | PRE or CLR low      | 25   |         |      | 25         |     |      | 115  |
|                 |                                        | Data high or low    | 20   |         |      | 20         |     |      |      |
| t <sub>su</sub> | Set up time-before CLK↓                | <b>CLR</b> inactive | 25   |         |      | 25         |     |      | ns   |
|                 |                                        | PRE inactive        | 20   |         |      | 20         |     |      |      |
| th              | Hold time-data after CLK↓              |                     | 0    |         |      | 0          |     |      | ns   |
| TA              | Operating free-air temperature         |                     | - 55 |         | 125  | 0          |     | 70   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|        |        |                                       |                            |                        | SM   | 154LS11          | 4A    | SN   | 174LS11          | 4A    | UNIT     |  |
|--------|--------|---------------------------------------|----------------------------|------------------------|------|------------------|-------|------|------------------|-------|----------|--|
| PARA   | METER  | TE                                    | ST CONDITIONS <sup>†</sup> |                        | MIN  | TYP <sup>‡</sup> | MAX   | MIN  | TYP <sup>‡</sup> | MAX   | UNIT     |  |
| VIK    |        | $V_{CC} = MIN,$                       | $l_{1} = -18 \text{ mA}$   |                        |      |                  | - 1.5 |      |                  | - 1.5 | V        |  |
| VOH    |        | $V_{CC} = MIN,$<br>$I_{OH} = -0.4 mA$ | $V_{IH} = 2 V,$            | $V_{IL} = MAX,$        | 2.5  | 3.4              |       | 2.7  | 3.4              |       | v        |  |
|        |        | $V_{CC} = MIN,$<br>$I_{OL} = 4 mA$    | V <sub>IL</sub> = MAX,     | V <sub>IH</sub> = 2 V, |      | 0.25             | 0.4   |      | 0.25             | 0.4   | V        |  |
| VOL    |        | $V_{CC} = MIN,$<br>$I_{OL} = 8 mA$    | V <sub>IL</sub> = MAX,     | $V_{IH} = 2 V,$        |      |                  |       |      | 0.35             | 0.5   | · ·      |  |
|        | J or K |                                       | A                          |                        |      |                  | 0.1   |      |                  | 0.1   |          |  |
|        | CLR    | V <sub>CC</sub> = MAX,                | $V_{I} = 7 V$              |                        |      |                  | 0.6   |      |                  | 0.6   | mA       |  |
| lj –   | PRE    |                                       |                            |                        |      |                  | 0.3   |      |                  | 0.3   | 111/5    |  |
|        | CLK    |                                       |                            |                        |      |                  | 0.8   |      |                  | 0.8   |          |  |
|        | J or K |                                       |                            |                        |      |                  | 20    |      |                  | 20    |          |  |
|        | CLR    | $V_{CC} = MAX,$                       | V                          |                        |      |                  | 120   |      |                  | 120   | μA       |  |
| (IH    | PRE    | VCC = MAA,                            | $v_{1} = 2.7 v_{1}$        |                        |      |                  | 60    |      |                  | 60    | <i>"</i> |  |
|        | CLK    |                                       |                            |                        |      |                  | 160   |      |                  | 160   |          |  |
|        | J or K |                                       |                            |                        |      |                  | -0.4  |      |                  | - 0.4 |          |  |
|        | CLR    |                                       | N 04N                      |                        |      |                  | - 1.6 |      |                  | - 1.6 | mA       |  |
| μL     | PRE    | V <sub>CC</sub> = MAX,                | $v_{  } = 0.4 v$           |                        |      |                  | - 0.8 |      |                  | - 0.8 |          |  |
|        | CLK    |                                       |                            |                        |      |                  | - 1.6 |      |                  | - 1.6 |          |  |
| los§   | •      | $V_{CC} = MAX,$                       | See Note 2                 |                        | - 20 |                  | - 100 | - 20 |                  | - 100 | mA       |  |
| ICC (1 | otal)  | $V_{CC} = MAX,$                       | See Note 3                 |                        |      | 4                | 6     |      | 4                | 6     | mA       |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25 °C$ .

§ Not more than one output should be shorted at a time, and the duration of the short-circuit should not exceed one second.

NOTES: 2. For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with VO = 2.25 V and 2.125 V for the '54 family and the '74 family, respectively, with the minimum and maximum limits reduced to one half of their stated values.

3. With all outputs open, ICC is measured with the Q and Q outputs high in turn. At the time of measurement, the clock input is grounded.



# SN54LS114A, SN54S114, SN74LS114A, SN74S114A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET, COMMON CLEAR, AND COMMON CLOCK SDLS010 – MARCH 1973 – REVISED MARCH 1988

## switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25 °C (see Note 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CO              | MIN        | ТҮР | MAX | UNIT |     |
|------------------|-----------------|----------------|----------------------|------------|-----|-----|------|-----|
| fmax             |                 |                |                      |            | 30  | 45  |      | MHz |
| tPLH             |                 | ~ *            | $R_{L} = 2 k\Omega,$ | СL = 15 рF |     | 15  | 20   | ns  |
| <sup>t</sup> PHL | CLR, PRE or CLK | Q or Q         |                      |            |     | 15  | 20   | ПŚ  |

NOTE 4: Load circuit and voltage waveforms are shown in Section 1.



## SN54LS114A, SN54S114, SN74LS114A, SN74S114A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET, COMMON CLEAR, AND COMMON CLOCK

SDLS010 - MARCH 1973 - REVISED MARCH 1988

### recommended operating conditions

|                 |                                |                  | S    | N54S1 | 4   | SN74S114A |     |      | UNIT |
|-----------------|--------------------------------|------------------|------|-------|-----|-----------|-----|------|------|
|                 |                                |                  | MIN  | NOM   | MAX | MIN       | NOM | MAX  | UNIT |
| Vcc             | Supply voltage                 |                  | 4.5  | 5     | 5.5 | 4.75      | 5   | 5.25 | V    |
| VIH             | High-level input voltage       |                  | 2    |       |     | 2         |     |      | V    |
|                 | Low-level input voltage        |                  |      |       | 0.8 |           |     | 0.8  | V    |
| IOH             | High-level output current      |                  |      |       | - 1 |           |     | 1    | mA   |
| IOL             | Low-level output current       |                  |      |       | 20  |           |     | 20   | mA   |
|                 |                                | CLK              | 6    |       |     | 6         |     |      |      |
| tw              | Pulse duration                 | CLK low          | 6.5  |       |     | 6.5       |     |      | ns   |
| **              |                                | PRE or CLR low   | 8    |       |     | 8         |     |      |      |
| t <sub>su</sub> | Setup time                     | Data high or low | 7    |       |     | 7         |     |      | ns   |
| th              | Hold time-data after CLK1      |                  | 0    |       |     | 0         |     |      | ns   |
| TA              | Operating free-air temperature |                  | - 55 |       | 125 | 0         |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  |        |                                             |                             |                           | s   | N54S1            | 4     | St   | 174511           | 4A    | UNIT |
|------------------|--------|---------------------------------------------|-----------------------------|---------------------------|-----|------------------|-------|------|------------------|-------|------|
| PARA             | METER  | T                                           | EST CONDITIONS <sup>†</sup> |                           | MIN | TYP <sup>‡</sup> | MAX   | MIN  | TYP <sup>‡</sup> | MAX   | UNIT |
| VIK              |        | $V_{CC} = MIN,$                             | I <sub>I</sub> = -18 mA     |                           |     |                  | - 1.2 |      |                  | - 1.2 | V    |
| VOH              |        | $V_{CC} = MIN,$<br>$I_{OH} = -1 mA$         | $V_{IH} = 2 V,$             | V <sub>1</sub> L = 0.8 V, | 2.5 | 3.4              |       | 2.7  | 3.4              |       | V    |
| VOL              |        | $V_{CC} = MIN,$<br>$I_{OL} = 20 \text{ mA}$ | $V_{IH} = 2 V,$             | V <sub>IL</sub> = 0.8 V,  |     |                  | 0.5   |      |                  | 0.5   | v    |
| 4                |        | $V_{CC} = MAX,$                             | $V_{I} = 5.5 V$             |                           |     |                  | 1     |      |                  | 1     | mA   |
|                  | J or K |                                             |                             |                           |     |                  | 50    |      |                  | 50    |      |
|                  | CLR    | 1                                           |                             |                           |     |                  | 200   |      |                  | 200   | μA   |
| ЧΗ               | PRE    | $V_{CC} = MAX,$                             | $v_1 = 2.7 v_1$             | = 2.7 V                   |     |                  | 100   |      |                  | 100   | pr.  |
|                  | CLK    | 4                                           |                             |                           |     |                  | 200   |      |                  | 200   |      |
|                  | JorK   |                                             |                             |                           |     |                  | - 1.6 |      |                  | - 1.6 |      |
|                  | CLR    |                                             |                             |                           |     |                  | - 14  |      |                  | - 14  | mA   |
| μL               | PRE    | $V_{CC} = MAX,$                             | $V_1 = 0.5 V$               |                           |     |                  | 7     |      |                  | - 7   |      |
|                  | CLK    | -                                           |                             |                           |     |                  | - 8   |      |                  | - 8   |      |
| los <sup>§</sup> | 1      | V <sub>CC</sub> = MAX                       |                             | 0 = 0 =                   | -40 |                  | - 100 | - 40 |                  | - 100 | mA   |
| 1CC #            |        | $V_{CC} = MAX,$                             | See Note 3                  |                           |     | 15               | 25    |      | 15               | 25    | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25 °C$ .

SNot more than one output should be shorted at a time, and the duration of the short-circuit should not exceed one second.
Values are average per flip-flop.

NOTE 3: With all outputs open, I<sub>CC</sub> is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.



# SN54LS114A, SN54S114, SN74LS114A, SN74S114A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET, COMMON CLEAR, AND COMMON CLOCK SDLS010 – MARCH 1973 – REVISED MARCH 1988

## switching characteristics, $V_{CC} = 5 V$ , $T_A = 25 °C$ (see Note 4)

| PARAMETER        | FROM<br>(INPUT)       | TO<br>(OUTPUT) | TEST CONDITIONS                  | MIN | түр | мах | UNIT |
|------------------|-----------------------|----------------|----------------------------------|-----|-----|-----|------|
| f <sub>max</sub> |                       |                |                                  | 80  | 125 |     | MHz  |
| tpLH             | PRE or CLR            | Q or Q         |                                  |     | 4   | 7   | ns   |
|                  | PRE or CLR (CLK high) |                |                                  | - 5 | 5   | 7   | ns   |
| <sup>t</sup> PHL | PRE or CLR (CLK low)  | D or D         | $R_{L} = 280 \Omega, C_{L} = 15$ | pr  | 5   | 7   | 115  |
| tplH             |                       |                |                                  |     | 4   | 7   | ns   |
| tPHL             | CLK                   | Q or Q         |                                  |     | 5   | 7   | ns   |

NOTE 4: Load circuit and voltage waveforms are shown in Section 1.



### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated