

# SN5482, SN7482

# 2-Bit Binary Full Adders

These full adders perform the addition of two 2-bit binary numbers. The sum ( $\Sigma$ ) outputs are provided for each bit and the resultant carry (C2) is obtained from the second bit. Designed for medium-to-high speed, multiple-bit, parallel-add/serial-carry applications, these circuits utilize high-speed, high-fanout transistor-transistor logic (TTL) and are compatible with both DTL and TTL logic families. The implementation of a single-inversion, high-speed, Darlington-connected serial-carry circuit within each bit minimizes the necessity for extensive "look-ahead" and carry-cascading circuits.

## Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

### **TYPES SN5482, SN7482** 2-BIT BINARY FULL ADDERS

DECEMBER 1972-REVISED DECEMBER 1983

For applications in:

- **Digital Computer Systems** .
- **Data-Handling Systems**
- **Control Systems**

logic

#### FUNCTION TABLE

|    | INP | UTS |    |     |       | OUT   | TPUTS |       |       |  |  |  |
|----|-----|-----|----|-----|-------|-------|-------|-------|-------|--|--|--|
|    |     |     |    | WHE | EN CO | ) = L | WHE   | EN CO | ) = H |  |  |  |
| A1 | B1  | A2  | B2 | 21  | Σ2    | C2    | Σ1    | Σ2    | C2    |  |  |  |
| L  | L   | L   | L  | L   | L     | L     | н     | L     | L     |  |  |  |
| н  | L   | L   | L  | н   | L     | L     | L     | н     | L     |  |  |  |
| L  | н   | L   | L  | н   | L     | L     | L     | н     | L     |  |  |  |
| н  | н   | L   | L  | L   | н     | L     | н     | н     | L     |  |  |  |
| L  | L   | н   | L  | L   | н     | L     | н     | н     | L     |  |  |  |
| н  | L   | н   | L  | н   | н     | L     | L     | L     | н     |  |  |  |
| L  | н   | н   | L  | н   | н     | L     | L     | L     | H     |  |  |  |
| н  | н   | н   | L  | L   | L     | н     | н     | L     | н     |  |  |  |
| L  | L   | L   | н  | L   | н     | L     | н     | н     | L     |  |  |  |
| н  | L   | L   | н  | н   | н     | L     | L     | L     | н     |  |  |  |
| L  | н   | L   | н  | н   | н     | L     | L     | L     | н     |  |  |  |
| н  | н   | L   | н  | L   | L     | н     | н     | L     | H     |  |  |  |
| L  | L   | н   | н  | L   | L     | н     | н     | L     | H     |  |  |  |
| н  | L   | н   | н  | н   | L     | н     | L     | н     | н     |  |  |  |
| L  | н   | н   | н  | H   | L     | н     | L     | н     | H     |  |  |  |
| н  | н   | н   | н  | L   | н     | н     | H     | н     | H     |  |  |  |

TTL DEVICES

3

## H = high level, L = tow level

#### description

These full adders perform the addition of two 2-bit binary numbers. The sum ( $\Sigma$ ) outputs are provided for each bit and the resultant carry (C2) is obtained from the second bit. Designed for medium-to-highspeed, multiple-bit, parallel-add/serial-carry applications, these circuits utilize high-speed, high-fan-out transistor-transistor logic (TTL) and are compatible with both DTL and TTL logic families. The implementation of a single-inversion, high-speed, Darlington-connected serial-carry circuit within each bit minimizes the necessity for extensive "lookahead" and carry-cascading circuits.

#### SN5482 ... J OR W PACKAGE SN7482 ... J OR N PACKAGE (TOP VIEW) Σ1 01 U14 A2 13 B2 12 Σ2 A1 02 B1 43 11 GND 10 C2 9 NC NC C6 8 NC NC

NC- No internal connection





Pin numbers shown on logic notation are for J or N packages.

3-330



-----

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)                |                     |      | 32 | 4     | 9 S | 15    | 5   | 24 | 5 | 4.3 | a a | 4 % | 1.53 | 13 | 1177     | 192 | 30 G | 102 | 8   | 1    | 7 V    |
|-------------------------------------------------|---------------------|------|----|-------|-----|-------|-----|----|---|-----|-----|-----|------|----|----------|-----|------|-----|-----|------|--------|
| Input voltage (see Note 2)                      |                     | 1.1  | 8  | 8     |     | 12    | Ğ   | ÷. |   |     |     |     |      |    | <br>     |     |      |     |     |      | 5.5 V  |
| Operating free-air temperature range:           | SN5482 Circuits     |      | æ  | æ     |     | <br>• | ie. | 2  |   |     | a a |     |      |    | <br>0.00 |     | 12   | 55  | °c  | to   | 125°C  |
|                                                 | SN7482 Circuits     | 1.03 | 33 | 18    | a a | - 32  | 12  | 12 | 4 | 4   | ā ( | 1.8 | 115  |    | <br>12   | 100 | 82   | 3   | 000 | C to | 5 70°C |
| Storage temperature range                       |                     | 1.22 | 12 | Q - 3 | 2.1 | 1.12  | 14  | 24 | 3 | 8   | 4.3 | ŝŝ  | 12   |    | <br>     |     |      | -65 | °C  | to   | 150°C  |
| NOTES: 1. Voltage values are with respect to ne | etwork ground termi | nal. |    |       |     |       |     |    |   |     |     |     |      |    |          |     |      |     |     |      |        |

Poinage values are with respect to network ground terminal.
Input signals must be zero or positive with respect to network ground terminal.

#### recommended operating conditions

|                                    |          |     | SN548 | 2    |      | SN7483 | 2    |     |
|------------------------------------|----------|-----|-------|------|------|--------|------|-----|
|                                    |          | MIN | NOM   | MAX  | MIN  | NOM    | MAX  |     |
| Supply voltage, V <sub>CC</sub>    | 1993     | 4.5 | 5     | 5.5  | 4.75 | 5      | 5.25 | v   |
| High-Imal output current Low       | Σ1 or Σ2 |     |       | -400 | 0    |        | -400 |     |
| riginever output current, IOH      | C2       |     |       | -200 |      |        | -200 | μA  |
| Low level output average Lov       | Σ1 or Σ2 |     |       | 16   |      | 37 - G | 16   | 1.1 |
| comiever output current, IOL       | C2       |     |       | 8    |      |        | 8    | mA  |
| Operating free-air temperature, TA |          | -55 |       | 125  | 0    |        | 70   | °C  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                     |                             |                                 | TEST COMPLETIONS                                                                                      |                         |     | SN5482                | 2    |      | SN7482 |      |      |     |
|-------------------------------|-----------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------|-----|-----------------------|------|------|--------|------|------|-----|
| VILL High-level input voltage |                             |                                 | TEST CONDITIONS.                                                                                      |                         | MIN | TYP‡                  | MAX  | MIN  | TYP‡   | MAX  | UNIT |     |
| VIH                           | High-level input voltag     | je                              |                                                                                                       |                         | 2   | 9940 - 1997 - 19<br>- |      | 2    |        |      | v    |     |
| VIL                           | Low-level input voltag      | e                               |                                                                                                       |                         |     |                       | 0.8  |      |        | 0.8  | v    |     |
| Vou                           | High-level                  | $\Sigma 1 \text{ or } \Sigma 2$ | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.4 V I <sub>OH</sub> = -400 μA | I <sub>OH</sub> =400 µA | 24  | 34                    |      | 24   | 24     |      |      |     |
| -04                           | output voltage              | C2                              |                                                                                                       | 2.4                     | 0.1 |                       | 2.4  | 3.4  |        | v    | 3    |     |
| VOL                           | Low-level<br>output voltage | Σ1 or Σ2                        | $V_{CC} = MIN,$                                                                                       | I <sub>OL</sub> = 16 mA |     | 0.2                   | 0.4  |      | 0.2    | 0.4  |      |     |
|                               |                             | C2                              | VIL = 0.4 V                                                                                           | I <sub>OL</sub> = 8 mA  |     | 0.2                   | 0.4  |      | 0.2    | 0.4  | v    | L L |
| II.                           | Input current at maxir      | num input voltage               | V <sub>CC</sub> = MAX,                                                                                | V <sub>1</sub> = 5.5 V  |     | 520<br>               | 1    | 1    |        | 1    | MM   | C   |
|                               | High-level                  | A1, B1, or C0                   |                                                                                                       | W - 0 4 W               | 7   |                       | 160  |      |        | 160  |      | 5   |
| чн                            | input current               | A2 or 82                        | VCC = MAX,                                                                                            | VI = 2.4 V              |     |                       | 40   |      | W.     | 40   | μA   | Ĩ.  |
| 12                            | Low-level                   | A1, B1, or C0                   |                                                                                                       |                         |     |                       | -6.4 |      |        | -6.4 |      |     |
| ЧĻ                            | input current               | A2 or 82                        | VCC = MAX,                                                                                            | v1 = 0.4 v              |     |                       | -1.6 | 1 84 |        | -1.6 | mA   | _   |
| loc                           | Short-circuit               | Σ1 or Σ2                        | Voo = MAX                                                                                             | G                       | -20 | становил<br>W/ се     | -55  | -18  |        | 55   | -    |     |
| OS                            | output current §            | C2                              |                                                                                                       |                         | -20 |                       | -70  | -18  |        | -70  | mA   |     |
| 'cc                           | Supply current              |                                 | V <sub>CC</sub> = MAX,                                                                                | See Note 3              |     | 35                    | 50   |      | 35     | 58   | mA   |     |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. <sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>§</sup>Not more than one output should be shorted at a time.

NOTE 3: ICC is measured with outputs open, B1 and B2 grounded, and 4.5 V applied to A1, A2, and C0.



3-331

······

# TYPES SN5482, SN7482 2-BIT BINARY FULL ADDERS

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see note 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                 | MIN | түр | MAX | UNIT |
|------------------|-----------------|----------------|-------------------------------------------------|-----|-----|-----|------|
| <sup>tPLH</sup>  | <u></u>         | ×1             |                                                 |     |     | 34  | ns   |
| <sup>t</sup> PHL | 0               | 21             |                                                 |     |     | 40  |      |
| tPLH             | 82              | 5.2            | $C_{L} = 15 \text{ pF}, R_{L} = 400 \Omega$     |     |     | 40  | ns   |
| <sup>t</sup> PHL | 02              |                |                                                 |     |     | 35  | L    |
| tPLH             | 00              | 5.2            |                                                 |     | _   | 38  | ns   |
| <sup>t</sup> PHL | 00              | 22             |                                                 | _   |     | 42  |      |
| TPL H            |                 | C2             | $C_{1} = 15 \text{ pc}$ $R_{1} = 720 \text{ O}$ |     | 12  | 19  | 0.5  |
| <sup>t</sup> PHL |                 | 02             |                                                 |     | 17  | 27  |      |

€ tPLH = propagation delay time, low-to-high-level output tPHL - propagation delay time, high-to-low-level output NOTE 4: See General Information Section for load circuits and voltage waveforms.

### schematics of inputs and outputs



Texas Instruments POST OFFICE BOX 225012 . DALLAS, TEXAS 75265

-----

3-332